Computer Science Engineering (CSE) Exam  >  Computer Science Engineering (CSE) Tests  >  Digital Logic  >  Test: Flip-Flops - Computer Science Engineering (CSE) MCQ

Test: Flip-Flops - Computer Science Engineering (CSE) MCQ


Test Description

10 Questions MCQ Test Digital Logic - Test: Flip-Flops

Test: Flip-Flops for Computer Science Engineering (CSE) 2024 is part of Digital Logic preparation. The Test: Flip-Flops questions and answers have been prepared according to the Computer Science Engineering (CSE) exam syllabus.The Test: Flip-Flops MCQs are made for Computer Science Engineering (CSE) 2024 Exam. Find important definitions, questions, notes, meanings, examples, exercises, MCQs and online tests for Test: Flip-Flops below.
Solutions of Test: Flip-Flops questions in English are available as part of our Digital Logic for Computer Science Engineering (CSE) & Test: Flip-Flops solutions in Hindi for Digital Logic course. Download more important topics, notes, lectures and mock test series for Computer Science Engineering (CSE) Exam by signing up for free. Attempt Test: Flip-Flops | 10 questions in 30 minutes | Mock test for Computer Science Engineering (CSE) preparation | Free important questions MCQ to study Digital Logic for Computer Science Engineering (CSE) Exam | Download free PDF with solutions
Test: Flip-Flops - Question 1

How many Flip flops circuits are needed to divide by 16?

Detailed Solution for Test: Flip-Flops - Question 1

Concept:
For a counter with ‘n’ flip flops:

  • The total number of states = 2n (0 to 2n – 1)
  • The largest number that can be stored in the counter = 2n – 1

To construct a counter with any MOD number, the minimum number flip flops required must satisfy:
Modulus ≤ 2n

Where n is the number of flip-flops and is the minimum value satisfying the above condition.
Note: A MOD-N counter is also called a divide by N counter as the input frequency is divided by the number of states of the counter.

Calculation:
Number no. of flip – flops are required to construct mod-16 counter, must satisfy:

2n ≥  16
The minimum value of n satisfying the above is:
n = 4 bits

Test: Flip-Flops - Question 2

Master-slave configuration is used in FF to

Detailed Solution for Test: Flip-Flops - Question 2

Race around condition:
For JK flip-flop if J, K, and Clock are equal to 1 the state of flip-flop keeps on toggling which leads to uncertainty in determining the output of the flip-flop. This problem is called Race around the condition.

This can be eliminated by using the following methods.

  • Increasing the delay of flip-flop
  • Use of edge-triggered flip-flop
  • Use of master-slave JK flip flop

The Master-slave configuration is used in a flipflop to eliminate the race around condition but not to store two bits of information.

1 Crore+ students have signed up on EduRev. Have you? Download the App
Test: Flip-Flops - Question 3

_________ only allows for one master and one slave and is limited to distances of up to 15 meters.

Detailed Solution for Test: Flip-Flops - Question 3

RS-232 only allows for one master and one slave and is limited to distances of up to 15 meters.

Key Points
RS-232, RS-422, and RS-485 are standards for serial communications that define the pinouts, cabling, signal levels, transmission baud rates, and parity checking.

  • RS-232 only allows for one master and one slave and is limited to distances of up to 15 meters.
  • RS-422 can address up to 10 slaves using four wires (full duplex) and has a distance capacity of 4000 feet.
  • RS-485 can address up to 32 slaves using either a two-wire (half duplex) or a four-wire system (full duplex) and has a distance capacity of 4000 meter.
Test: Flip-Flops - Question 4

The circuits of NOR based S-R latch classified as asynchronous sequential circuits, why?

Detailed Solution for Test: Flip-Flops - Question 4

The cross-coupled connections from the output of one gate to the input of the other gate constitute a feedback path. For this reason, the circuits of NOR based S-R latch classified as asynchronous sequential circuits. Moreover, they are referred to as asynchronous because they function in the absence of a clock pulse.

Test: Flip-Flops - Question 5

The output of latches will remain in set/reset untill ___________

Detailed Solution for Test: Flip-Flops - Question 5

The output of latches will remain in set/reset untill the trigger pulse is given to change the state.

Test: Flip-Flops - Question 6

The basic latch consists of ___________

Detailed Solution for Test: Flip-Flops - Question 6

The basic latch consists of two inverters. It is in the sense that if the output Q = 0 then the second output Q’ = 1 and vice versa.

Test: Flip-Flops - Question 7

How many types of sequential circuits are?

Detailed Solution for Test: Flip-Flops - Question 7

There are two type of sequential circuits viz., (i) synchronous or clocked and (ii) asynchronous or unclocked. Synchronous Sequential Circuits are triggered in the presence of a clock signal, whereas, Asynchronous Sequential Circuits function in the absence of a clock signal.

Test: Flip-Flops - Question 8

The logic circuits whose outputs at any instant of time depends only on the present input but also on the past outputs are called ________________

Detailed Solution for Test: Flip-Flops - Question 8

In sequential circuits, the output signals are fed back to the input side. So, The circuits whose outputs at any instant of time depends only on the present input but also on the past outputs are called sequential circuits. Unlike sequential circuits, if output depends only on the present state, then it’s known as combinational circuits.

Test: Flip-Flops - Question 9

Which of the following is correct for a gated D-type flip-flop?

Detailed Solution for Test: Flip-Flops - Question 9

In D flip flop, when the clock is high then the output depends on the input otherwise reminds previous output. In a state of clock high, when D is high the output Q also high, if D is ‘0’ then output is also zero. Like SR flip-flop, the D-flip-flop also have an invalid state at both inputs being 1.

Test: Flip-Flops - Question 10

The truth table for an S-R flip-flop has how many VALID entries?

Detailed Solution for Test: Flip-Flops - Question 10

The SR flip-flop actually has three inputs, Set, Reset and its current state. The Invalid or Undefined State occurs at both S and R being at 1.

32 docs|15 tests
Information about Test: Flip-Flops Page
In this test you can find the Exam questions for Test: Flip-Flops solved & explained in the simplest way possible. Besides giving Questions and answers for Test: Flip-Flops, EduRev gives you an ample number of Online tests for practice

Top Courses for Computer Science Engineering (CSE)

32 docs|15 tests
Download as PDF

Top Courses for Computer Science Engineering (CSE)