Computer Science Engineering (CSE) Exam  >  Computer Science Engineering (CSE) Tests  >  Question Bank for GATE Computer Science Engineering  >  Test: Data Path & Control Unit - Computer Science Engineering (CSE) MCQ

Test: Data Path & Control Unit - Computer Science Engineering (CSE) MCQ


Test Description

10 Questions MCQ Test Question Bank for GATE Computer Science Engineering - Test: Data Path & Control Unit

Test: Data Path & Control Unit for Computer Science Engineering (CSE) 2024 is part of Question Bank for GATE Computer Science Engineering preparation. The Test: Data Path & Control Unit questions and answers have been prepared according to the Computer Science Engineering (CSE) exam syllabus.The Test: Data Path & Control Unit MCQs are made for Computer Science Engineering (CSE) 2024 Exam. Find important definitions, questions, notes, meanings, examples, exercises, MCQs and online tests for Test: Data Path & Control Unit below.
Solutions of Test: Data Path & Control Unit questions in English are available as part of our Question Bank for GATE Computer Science Engineering for Computer Science Engineering (CSE) & Test: Data Path & Control Unit solutions in Hindi for Question Bank for GATE Computer Science Engineering course. Download more important topics, notes, lectures and mock test series for Computer Science Engineering (CSE) Exam by signing up for free. Attempt Test: Data Path & Control Unit | 10 questions in 30 minutes | Mock test for Computer Science Engineering (CSE) preparation | Free important questions MCQ to study Question Bank for GATE Computer Science Engineering for Computer Science Engineering (CSE) Exam | Download free PDF with solutions
Test: Data Path & Control Unit - Question 1

Which of the following control signals has separate destinations?

Detailed Solution for Test: Data Path & Control Unit - Question 1

The data path is the collection of functional units such as arithmetic logic units or multipliers. The data path is required to perform data processing operations.
Typically, in a microprocessor, the units in at least one of the datapaths would be: instruction registers, decode latch, ALU registers, load-store unit, writeback unit, and the memory.
To perform any operation in the CPU, data follows a specific path within the CPU to execute the instruction. 

Test: Data Path & Control Unit - Question 2

How many address lines and data lines are required to provide a memory capacity of 16K x 16?

Detailed Solution for Test: Data Path & Control Unit - Question 2

Memory capacity = 16K × 16 = 214 × 24
Memory Capacity is of the form = 2m × 2n
Address lines required = m = 14
Data Lines required = 2n = 16

1 Crore+ students have signed up on EduRev. Have you? Download the App
Test: Data Path & Control Unit - Question 3

What is/are the advantages of using microprogramming as compared to hardwired method in implementation of control unit?

Detailed Solution for Test: Data Path & Control Unit - Question 3

Hardwired v/s micro-programmed control unit:- To execute an instruction, the control unit of the CPU must generate the required control signal in the proper sequence. There are two approaches used for generating the control signals in proper sequence as Hardwired Control unit and the Micro-programmed control unit.

Test: Data Path & Control Unit - Question 4

Which of the following is considered to be the brain of a computer system?

Detailed Solution for Test: Data Path & Control Unit - Question 4

Central Processing Unit (CPU) consists of the following features:

  • CPU is considered the brain of the computer.
  • CPU performs all types of data processing operations.
  • It stores data, intermediate results, and instructions (program).
  • It controls the operation of all parts of the computer.
Test: Data Path & Control Unit - Question 5

EBCDIC coding scheme uses ______ bits to code different characters.

Detailed Solution for Test: Data Path & Control Unit - Question 5

Extended Binary Coded Decimal Interchange Code is an eight-bit character encoding used mainly on IBM mainframe and IBM midrange computer operating systems.
EBCDIC was devised in 1963 and 1964 by IBM. It is an eight-bit character encoding, developed separately from the seven-bit ASCII encoding scheme.

Test: Data Path & Control Unit - Question 6

A chip having 150 gates will be classified as ________.

Detailed Solution for Test: Data Path & Control Unit - Question 6

A chip having 150 gates will be classified as LSI (large-scale integration).
Large-scale integration (LSI) is the process of integrating or embedding thousands of transistors on a single silicon semiconductor microchip.

Hence the correct answer is LSI.

Test: Data Path & Control Unit - Question 7

Given below are two statements:
Statement I: Hardwired control unit can be optimized to produce fast mode of operation.
Statement II: Indirect addressing mode needs two memory reference to fetch the operand.
In the light of the above statements. choose the correct answer from the options given below

Detailed Solution for Test: Data Path & Control Unit - Question 7

Control signals are provided by a hardwired circuit in hardwired control techniques. The main goal of the control unit is to produce the control signal in the correct order. The speed of a hardwired control unit can be optimized.
Hence statement I is correct
Indirect addressing mode needs two memory references to fetch operand as the address of the operand is not given in instruction but the address field contains the address where the address of the operand is stored.
Hence statement II is correct.

Test: Data Path & Control Unit - Question 8

Which of the following affects the processing power assuming they do not influence each other.

  1. Data bus capability
  2. Addressing scheme
  3. Clock speed
Detailed Solution for Test: Data Path & Control Unit - Question 8

Concept:
The important assumption that is considered here is that all the three features are considered individually and not in effect of each other.

  1. Data bus capability – If the bus size is increased, more words can be fetched and accommodated in a single CPU cycle. This ultimately affects the processing power of the system.
  2. Addressing scheme – Optimising the addressing scheme can improve processing power hugely as some addressing schemes consume less processing time as compared to others. Similarly, poor choice of addressing scheme can affect the processing power.
  3. Clock speed – As clock speed improves, the processing power goes up. Hence, both are inevitably linked.
Test: Data Path & Control Unit - Question 9

Which component of the computer is used to resolve the difference between CPU and the peripheral device?

Detailed Solution for Test: Data Path & Control Unit - Question 9

The purpose of the Interface unit is to resolve the differences that exist between the central computer and each peripheral. 
The Major Differences are:-

  • Peripherals are electromechanical and electromagnetic devices and CPU and memory are electronic devices. Therefore, a conversion of signal values may be needed.
  • The data transfer rate of peripherals is usually slower than the transfer rate of the CPU and consequently, a synchronization mechanism may be needed.
  • Data codes and formats in the peripherals differ from the word format in the CPU and memory.
  • The operating modes of peripherals are different from each other and must be controlled so as not to disturb the operation of other peripherals connected to the CPU.

To Resolve these differences, computer systems include special hardware components between the CPU and Peripherals to supervises and synchronizes all input and out transfers.
Hence the correct answer is Interface unit.

Test: Data Path & Control Unit - Question 10

Dynamic RAM (DRAM) is slower than Static RAM (SRAM) because _________

Detailed Solution for Test: Data Path & Control Unit - Question 10

SRAM (static RAM) is random access memory (RAM) that retains data bits in its memory as long as power is being supplied.
Inside a dynamic RAM chip, each memory cell holds one bit of information and is made up of two parts: a transistor and a capacitor.
As DRAM has a capacitor, it continuously leaks current. Therefore it requires frequent refresh which consumes power. Hence, DRAM is slower than SRAM.

63 videos|8 docs|165 tests
Information about Test: Data Path & Control Unit Page
In this test you can find the Exam questions for Test: Data Path & Control Unit solved & explained in the simplest way possible. Besides giving Questions and answers for Test: Data Path & Control Unit, EduRev gives you an ample number of Online tests for practice

Top Courses for Computer Science Engineering (CSE)

Download as PDF

Top Courses for Computer Science Engineering (CSE)