Electrical Engineering (EE) Exam  >  Electrical Engineering (EE) Notes  >  Pseudo NMOS Inverter (Part - 1)

Pseudo NMOS Inverter (Part - 1) - Electrical Engineering (EE) PDF Download

Objectives

In this lecture you will learn the following

  • Introduction
  • Different Configurations with NMOS Inverter
  • Worries about Pseudo NMOS Inverter
  • Calculation of Capacitive Load

17.1 Introduction

The inverter that uses a p-device pull-up or load that has its gate permanently ground. An n-device pull-down or driver is driven with the input signal. This roughly equivalent to use of a depletion load is Nmos technology and is thus called ‘Pseudo-NMOS’. The circuit is used in a variety of CMOS logic circuits. In this, PMOS for most of the time will be linear region. So resistance is low and hence RC time constant is low. When the driver is turned on a constant DC current flows in the circuit.

Pseudo NMOS Inverter (Part - 1) - Electrical Engineering (EE)

Fig 17.1: CMOS Inverter Circuit

 

17.2 Different Configurations with NMOS Inverter

Cascade pseudo NMOS invertor:
Pseudo NMOS Inverter (Part - 1) - Electrical Engineering (EE)

Saturated n-mosNMOS invertor:

Pseudo NMOS Inverter (Part - 1) - Electrical Engineering (EE)

More saturated NMOS Load invertor:

 

Pseudo NMOS Inverter (Part - 1) - Electrical Engineering (EE)


17.3 CMOS Summary

Logic consumes no static power in CMOS design style. However, signals have to be routed to the n pull down network as well as to the p pull up network. So the load presented to every driver is high. This is exacerbated by the fact that n and p channel transistors cannot be placed close together as these are in different wells which have to be kept well separated in order to avoid latchup.

Pseudo NMOS Inverter (Part - 1) - Electrical Engineering (EE)  Pseudo NMOS Inverter (Part - 1) - Electrical Engineering (EE)

 

17.4 Pseudo nMOS Design Style

The CMOS pull up network is replaced by a single pMOS transistor with its gate grounded. Since the pMOS is not driven by signals, it is always ‘on'. The effective gate voltage seen by the pMOS transistor is Vdd. Thus the overvoltage on the p channel gate is always Vdd -VTp. When the nMOS is turned ‘on', a direct path between supply and ground exists and static power will be drawn. However, the dynamic power is reduced due to lower capacitive loading.


17.5 Static Characteristics

As we sweep the input voltage from ground to , we
encounter the following regimes of operation:

  • nMOS ‘off’
  • nMOS saturated, pMOS linear
  • nMOS linear, pMOS linear
  • nMOS linear, pMOS saturated


17.6 Low input

  • When the input voltage is less than VTn.
  • The output is ‘high’ and no current is drawn from the supply
  • As we raise the input just above VTn, the output starts falling.
  • In this region the nMOS is saturated, while the pMOS is linear.


17.7 nMOS saturated, pMOS linear

The input voltage is assumed to be sufficiently low so that the output voltage exceeds the saturation voltage V- VTn. Normally, this voltage will be higher than VTp, so the p channel transistor is in linear mode of operation. Equating currents through the n and p channel transistors, we get 

Pseudo NMOS Inverter (Part - 1) - Electrical Engineering (EE)

Pseudo NMOS Inverter (Part - 1) - Electrical Engineering (EE)

defining  Pseudo NMOS Inverter (Part - 1) - Electrical Engineering (EE) and  Pseudo NMOS Inverter (Part - 1) - Electrical Engineering (EE) We get

Pseudo NMOS Inverter (Part - 1) - Electrical Engineering (EE)

Pseudo NMOS Inverter (Part - 1) - Electrical Engineering (EE)

The solutions are:

Pseudo NMOS Inverter (Part - 1) - Electrical Engineering (EE)

substituting the values of Vand Vand choosing the sign which puts Vin the correct range, we get

Pseudo NMOS Inverter (Part - 1) - Electrical Engineering (EE)

  • As the input voltage is increased, the output voltage will decrease.
  • The output voltage will fall below V- VTnwhen

Pseudo NMOS Inverter (Part - 1) - Electrical Engineering (EE)

The nMOS is now in its linear mode of operation. The derived equation does not apply beyond this input voltage.

 

 

Pseudo NMOS Inverter (Part - 1) - Electrical Engineering (EE)

Pseudo NMOS Inverter (Part - 1) - Electrical Engineering (EE)

Pseudo NMOS Inverter (Part - 1) - Electrical Engineering (EE)

Pseudo NMOS Inverter (Part - 1) - Electrical Engineering (EE)

Pseudo NMOS Inverter (Part - 1) - Electrical Engineering (EE)

Pseudo NMOS Inverter (Part - 1) - Electrical Engineering (EE)

Pseudo NMOS Inverter (Part - 1) - Electrical Engineering (EE)

Pseudo NMOS Inverter (Part - 1) - Electrical Engineering (EE)

Pseudo NMOS Inverter (Part - 1) - Electrical Engineering (EE)

Pseudo NMOS Inverter (Part - 1) - Electrical Engineering (EE)

Pseudo NMOS Inverter (Part - 1) - Electrical Engineering (EE)

 

Pseudo NMOS Inverter (Part - 1) - Electrical Engineering (EE)

Pseudo NMOS Inverter (Part - 1) - Electrical Engineering (EE)

The document Pseudo NMOS Inverter (Part - 1) - Electrical Engineering (EE) is a part of Electrical Engineering (EE) category.
All you need of Electrical Engineering (EE) at this link: Electrical Engineering (EE)

Top Courses for Electrical Engineering (EE)

FAQs on Pseudo NMOS Inverter (Part - 1) - Electrical Engineering (EE)

1. What is a Pseudo NMOS inverter?
Ans. A Pseudo NMOS inverter is a type of inverter circuit that is implemented using a combination of PMOS and NMOS transistors. It is used to perform logic level conversion in integrated circuits.
2. How does a Pseudo NMOS inverter work?
Ans. The Pseudo NMOS inverter works by using a PMOS transistor as a pull-up network and an NMOS transistor as a pull-down network. When the input voltage is low, the NMOS transistor is turned on, creating a low output voltage. When the input voltage is high, the NMOS transistor is turned off and the PMOS transistor is turned on, creating a high output voltage.
3. What are the advantages of using a Pseudo NMOS inverter?
Ans. Some advantages of using a Pseudo NMOS inverter include its simplicity of design, low power consumption, and compatibility with CMOS technology. It is also useful for level shifting applications in integrated circuits.
4. Are there any disadvantages of using a Pseudo NMOS inverter?
Ans. Yes, there are some disadvantages of using a Pseudo NMOS inverter. One major disadvantage is its limited noise margins, which can result in reduced noise immunity. Additionally, the PMOS transistor in the pull-up network can introduce a delay in signal propagation, leading to slower operation compared to other types of inverters.
5. How can I optimize the performance of a Pseudo NMOS inverter?
Ans. To optimize the performance of a Pseudo NMOS inverter, you can use transistor sizing techniques to balance the rise and fall times of the output waveform. This can help improve the overall speed and efficiency of the circuit. Additionally, careful selection of transistor parameters and biasing conditions can also enhance the performance of the Pseudo NMOS inverter.
Download as PDF
Explore Courses for Electrical Engineering (EE) exam

Top Courses for Electrical Engineering (EE)

Signup for Free!
Signup to see your scores go up within 7 days! Learn & Practice with 1000+ FREE Notes, Videos & Tests.
10M+ students study on EduRev
Related Searches

Exam

,

ppt

,

mock tests for examination

,

study material

,

Viva Questions

,

MCQs

,

Summary

,

Semester Notes

,

Pseudo NMOS Inverter (Part - 1) - Electrical Engineering (EE)

,

shortcuts and tricks

,

past year papers

,

Sample Paper

,

practice quizzes

,

Pseudo NMOS Inverter (Part - 1) - Electrical Engineering (EE)

,

Free

,

video lectures

,

Objective type Questions

,

pdf

,

Important questions

,

Pseudo NMOS Inverter (Part - 1) - Electrical Engineering (EE)

,

Previous Year Questions with Solutions

,

Extra Questions

;