You can prepare effectively for Electronics and Communication Engineering (ECE) Digital Circuits with this dedicated MCQ Practice Test (available with solutions) on the important topic of "Test: Sample & Hold Circuits". These 10 questions have been designed by the experts with the latest curriculum of Electronics and Communication Engineering (ECE) 2026, to help you master the concept.
Test Highlights:
Sign up on EduRev for free to attempt this test and track your preparation progress.
A good Sample and Hold circuit should have
1. High input impedance
2. High output impedance
3. Low input impedance
4. Low output impedance
Detailed Solution: Question 1
Figure shows 4 block diagram of a system to recover a sampled signal shown as input.

Blocks A and B can be respectively :
Detailed Solution: Question 2
The figure shown below is a sample and hold circuit used at a sampling rate of 1 kHz with an A / D converter having conversion time of 200 μ sec. The op-amp has an input bias current of 10 nA. The maximum hold error (in mV) is ________.

Detailed Solution: Question 3
Detailed Solution: Question 4
For a given sample-and-hold circuit, if the value of the hold capacitor is increased, then
Detailed Solution: Question 5
Detailed Solution: Question 6
A signal channel signal acquisition system with 0-10 V range consist of a sample and hold circuit with worst case drop rate of 100 μV/ms and 10 bit ADC. The maximum conversion time for the ADC is
Detailed Solution: Question 7
When a time-varying signal has to be digitized using an ADC, which of the following is necessary to use before digitization?
Detailed Solution: Question 8
Detailed Solution: Question 9
In A/D converter, what is the time relation between sampling period T and the duration of the sample mode and the hold mode?
Detailed Solution: Question 10
75 videos|190 docs|70 tests |