Computer Science Engineering (CSE) Exam  >  Computer Science Engineering (CSE) Tests  >  Test: Hardware or Software Partitioning - Computer Science Engineering (CSE) MCQ

Test: Hardware or Software Partitioning - Computer Science Engineering (CSE) MCQ


Test Description

10 Questions MCQ Test - Test: Hardware or Software Partitioning

Test: Hardware or Software Partitioning for Computer Science Engineering (CSE) 2024 is part of Computer Science Engineering (CSE) preparation. The Test: Hardware or Software Partitioning questions and answers have been prepared according to the Computer Science Engineering (CSE) exam syllabus.The Test: Hardware or Software Partitioning MCQs are made for Computer Science Engineering (CSE) 2024 Exam. Find important definitions, questions, notes, meanings, examples, exercises, MCQs and online tests for Test: Hardware or Software Partitioning below.
Solutions of Test: Hardware or Software Partitioning questions in English are available as part of our course for Computer Science Engineering (CSE) & Test: Hardware or Software Partitioning solutions in Hindi for Computer Science Engineering (CSE) course. Download more important topics, notes, lectures and mock test series for Computer Science Engineering (CSE) Exam by signing up for free. Attempt Test: Hardware or Software Partitioning | 10 questions in 25 minutes | Mock test for Computer Science Engineering (CSE) preparation | Free important questions MCQ to study for Computer Science Engineering (CSE) Exam | Download free PDF with solutions
Test: Hardware or Software Partitioning - Question 1

What do COOL stand for?

Detailed Solution for Test: Hardware or Software Partitioning - Question 1

Explanation: The COOL is the codesign tool which is one of the optimisation technique for partitioning the software and the hardware.

Test: Hardware or Software Partitioning - Question 2

 How many inputs part does COOL have?

Detailed Solution for Test: Hardware or Software Partitioning - Question 2

Explanation: The codesign tool consists of three input parts. These are target technology, design constraints and the behaviour and each input follows different functions. The target technology comprises the information about the different hardware platform components available within the system, design constraints are the second part of the input which contains the design constraints, and the behaviour part is the third input which describes the required overall behaviour.

1 Crore+ students have signed up on EduRev. Have you? Download the App
Test: Hardware or Software Partitioning - Question 3

Which part of the COOL input comprises information about the available hardware platform components?

Detailed Solution for Test: Hardware or Software Partitioning - Question 3

Explanation: The codesign tool consists of three input parts which are described as target technology, design constraints and the behavior. Each input does different functions. The target technology comprises the information about the different hardware platform components available within the system.

Test: Hardware or Software Partitioning - Question 4

What does the second part of the COOL input comprise?

Detailed Solution for Test: Hardware or Software Partitioning - Question 4

Explanation: The second part of the COOL input comprises of the design constraints such as the latency, maximum memory size, required throughput or maximum area for application-specific hardware.

Test: Hardware or Software Partitioning - Question 5

 What do the third part of the COOL input comprise?

Detailed Solution for Test: Hardware or Software Partitioning - Question 5

Explanation: The codesign tool consists of three input parts and the third part of the COOL input describes the overall behaviour of the system. The hierarchical task graphs are used for this.

Test: Hardware or Software Partitioning - Question 6

How many edges does the COOL use?

Detailed Solution for Test: Hardware or Software Partitioning - Question 6

Explanation: The codesign tool has 2 edges. These are timing edges and the communication edges. The timing edge provides the timing constraints whereas the communication edge contains the information about the amount of information to be exchanged.

Test: Hardware or Software Partitioning - Question 7

Which edge provides the timing constraints?

Detailed Solution for Test: Hardware or Software Partitioning - Question 7

Explanation: The codesign tool has 2 edges. They are timing edges and the communication edges. The timing edge provides the timing constraints.

Test: Hardware or Software Partitioning - Question 8

 Which edge of the COOL contains information about the amount of information to be exchanged?

Detailed Solution for Test: Hardware or Software Partitioning - Question 8

Explanation: The codesign tool has 2 edges and these are timing edges and the communication edges. The communication edge contains the information about the amount of information to be exchanged.

Test: Hardware or Software Partitioning - Question 9

 What does Index set KH denotes?

Detailed Solution for Test: Hardware or Software Partitioning - Question 9

Explanation: There is certain index set which is used in the IP or the integer programming model. The KH denotes the hardware component types.

Test: Hardware or Software Partitioning - Question 10

 What do Index set L denotes?

Detailed Solution for Test: Hardware or Software Partitioning - Question 10

Explanation: The index set is used in the IP or the integer programming model. The Index set KP denotes the processor, I denote the task graph nodes and the L denotes the task graph node type.

Information about Test: Hardware or Software Partitioning Page
In this test you can find the Exam questions for Test: Hardware or Software Partitioning solved & explained in the simplest way possible. Besides giving Questions and answers for Test: Hardware or Software Partitioning, EduRev gives you an ample number of Online tests for practice

Top Courses for Computer Science Engineering (CSE)

Download as PDF

Top Courses for Computer Science Engineering (CSE)