Electronics and Communication Engineering (ECE) Exam  >  Electronics and Communication Engineering (ECE) Tests  >  Digital Circuits  >  Test: Triggering of Flip Flops - Electronics and Communication Engineering (ECE) MCQ

Test: Triggering of Flip Flops - Electronics and Communication Engineering (ECE) MCQ


Test Description

10 Questions MCQ Test Digital Circuits - Test: Triggering of Flip Flops

Test: Triggering of Flip Flops for Electronics and Communication Engineering (ECE) 2024 is part of Digital Circuits preparation. The Test: Triggering of Flip Flops questions and answers have been prepared according to the Electronics and Communication Engineering (ECE) exam syllabus.The Test: Triggering of Flip Flops MCQs are made for Electronics and Communication Engineering (ECE) 2024 Exam. Find important definitions, questions, notes, meanings, examples, exercises, MCQs and online tests for Test: Triggering of Flip Flops below.
Solutions of Test: Triggering of Flip Flops questions in English are available as part of our Digital Circuits for Electronics and Communication Engineering (ECE) & Test: Triggering of Flip Flops solutions in Hindi for Digital Circuits course. Download more important topics, notes, lectures and mock test series for Electronics and Communication Engineering (ECE) Exam by signing up for free. Attempt Test: Triggering of Flip Flops | 10 questions in 30 minutes | Mock test for Electronics and Communication Engineering (ECE) preparation | Free important questions MCQ to study Digital Circuits for Electronics and Communication Engineering (ECE) Exam | Download free PDF with solutions
Test: Triggering of Flip Flops - Question 1

On a positive edge-triggered S-R flip-flop, the outputs reflect the input condition when ________

Detailed Solution for Test: Triggering of Flip Flops - Question 1

Edge triggered device will follow the input condition when there is a transition. It is said to be positive edge triggered when transition occurs from LOW to HIGH. While it is said to be a negative edge triggered when a transition occurs from HIGH to LOW.

Test: Triggering of Flip Flops - Question 2

What does the half circle on the clock input of a J-K flip-flop mean?

Detailed Solution for Test: Triggering of Flip Flops - Question 2

The half circle on the clock input of a J-K flip-flop mean level triggered. Whereas the presence of triangle symbol implies that the flip-flop is edge-triggered.

1 Crore+ students have signed up on EduRev. Have you? Download the App
Test: Triggering of Flip Flops - Question 3

What does the circle on the clock input of a J-K flip-flop mean?

Detailed Solution for Test: Triggering of Flip Flops - Question 3

The circle on the clock input of a J-K flip-flop mean negative edge triggered. Whereas the absence of triangle symbol implies that the flip-flop is level-triggered.

Test: Triggering of Flip Flops - Question 4

The flip-flops which has not any invalid states are _____________

Detailed Solution for Test: Triggering of Flip Flops - Question 4

Unlike the SR latch, these circuits have no invalid states. The SR latch or flip-flop has an invalid or forbidden state where no output could be determined.

Test: Triggering of Flip Flops - Question 5

The S-R latch composed of NAND gates is called an active low circuit because _____________

Detailed Solution for Test: Triggering of Flip Flops - Question 5

Active low indicates that only an input value of 0 sets or resets the circuit.

Test: Triggering of Flip Flops - Question 6

How many stable states combinational circuits have?

Detailed Solution for Test: Triggering of Flip Flops - Question 6

The two stable states of combinational circuits are 1 and 0. Whereas, in flip-flops there is an additional state known as Forbidden State.

Test: Triggering of Flip Flops - Question 7

In J-K flip-flop, the function K=J is used to realize _____________

Detailed Solution for Test: Triggering of Flip Flops - Question 7

T flip-flop allows the same inputs. So, in J-K flip-flop J=K then it will work as T flip-flop.

Test: Triggering of Flip Flops - Question 8

The characteristic equation of J-K flip-flop is ______________

Detailed Solution for Test: Triggering of Flip Flops - Question 8

A characteristic equation is needed when a specific gate requires a specific output in order to satisfy the truth table. The characteristic equation of J-K flip-flop is given by: Q(n+1)=JQ'(n)+K’Q(n).

Test: Triggering of Flip Flops - Question 9

A J-K flip-flop with J = 1 and K = 1 has a 20 kHz clock input. The Q output is _____________

Detailed Solution for Test: Triggering of Flip Flops - Question 9

As one flip flop is used so there are two states available. So, 20/2 = 10Hz frequency is available at the output.

Test: Triggering of Flip Flops - Question 10

What does the direct line on the clock input of a J-K flip-flop mean?

Detailed Solution for Test: Triggering of Flip Flops - Question 10

The direct line on the clock input of a J-K flip-flop mean level triggered. Whereas the presence of triangle symbol implies that the flip-flop is edge-triggered.

6 videos|76 docs|52 tests
Information about Test: Triggering of Flip Flops Page
In this test you can find the Exam questions for Test: Triggering of Flip Flops solved & explained in the simplest way possible. Besides giving Questions and answers for Test: Triggering of Flip Flops, EduRev gives you an ample number of Online tests for practice

Top Courses for Electronics and Communication Engineering (ECE)

6 videos|76 docs|52 tests
Download as PDF

Top Courses for Electronics and Communication Engineering (ECE)