Description

This mock test of Combinational Logic Circuits - MCQ Test for Railways helps you for every Railways entrance exam.
This contains 20 Multiple Choice Questions for Railways Combinational Logic Circuits - MCQ Test (mcq) to study with solutions a complete question bank.
The solved questions answers in this Combinational Logic Circuits - MCQ Test quiz give you a good mix of easy questions and tough questions. Railways
students definitely take this Combinational Logic Circuits - MCQ Test exercise for a better result in the exam. You can find other Combinational Logic Circuits - MCQ Test extra questions,
long questions & short questions for Railways on EduRev as well by searching above.

QUESTION: 1

A switching function of four variable, f (w, x y, z) is to equal the product of two other function f_{1} and f_{2}, of the same variable f = f_{1}f_{2} . The function f and f_{1} are as follows :

f = ∑m(4,7,15)

f = ∑m(0,1,2, 3, 4,7, 8,9,10,11,15)

Que: The number of full specified function, that will satisfy the given condition, is

Solution:

f = ∑m(4,7,15)

f_{1} = ∑m(0,1,2, 3, 4,7, 8,9,10,11,15)

f_{2} = ∑m(4,7,15) + ∑dc(5, 6, 12, 13, 14)

There are 5 don't care condition. So 2^{5} = 32 different functions f_{2}

QUESTION: 2

A switching function of four variable, f (w, x y, z) is to equal the product of two other function f_{1} and f_{2}, of the same variable f = f_{1}f_{2} . The function f and f_{1} are as follows :

f = ∑m(4,7,15)

f_{1} = ∑m(0,1,2, 3, 4,7, 8,9,10,11,15)

Que: The simplest function for f_{2} is

Solution:

QUESTION: 3

A four-variable switching function has minterms m_{6 }and m_{9}. If the literals in these minterms are complemented, the corresponding minterm numbers are

Solution:

QUESTION: 4

The minimum function that can detect a “divisible by 3’’ 8421 BCD code digit (representation D_{8} D_{4} D_{2} D_{1} ) is given by

Solution:

0, 3, 6 and 9 are divisible by 3

f =

QUESTION: 5

Solution:

QUESTION: 6

For a binary half subtractor having two input A and B, the correct set of logical expressions for the outputs D = (A - B) and X (borrow) are

Solution:

QUESTION: 7

Solution:

QUESTION: 8

The logic circuit shown in fig. implements

Solution:

QUESTION: 9

The building block shown in fig. is a active high output decoder.

Que: The output X is

Solution:

QUESTION: 10

The building block shown in fig. is a active high output decoder.

Que: The output Y is

Solution:

QUESTION: 11

A logic circuit consist of two 2 x 4 decoder as shown in fig.

The output of decoder are as follow

The value of f ( x, y, z) is

Solution:

QUESTION: 12

A MUX network is shown in fig.

Que : Z_{1} =?

Solution:

The output of first MUX is

QUESTION: 13

How many 3-line-to-8-line decoders are required for a 1-of-32 decoder?

Solution:

QUESTION: 14

A MUX network is shown in fig.

Que: This circuit act as a

Solution:

The equation of Z_{1} is the equation of sum of A and B with carry and equation of 2 is the resultant carry. Thus, it is a full adder.

QUESTION: 15

The network shown in fig. implements

Solution:

QUESTION: 16

The MUX shown in fig. P4.2.31 is 4 * 1 multiplexer. The output Z is

Solution:

QUESTION: 17

The output of the 4 x 1 multiplexer shown in fig. is

Solution:

QUESTION: 18

The MUX shown in fig. is a 4 x 1 multiplexer. The output Z is

Solution:

QUESTION: 19

Solution:

The output from the upper first level multiplexer is f_{a} and from the lower first level multiplexer is f_{b}

QUESTION: 20

For the logic circuit shown in fig.the output Y is

Solution:

### Combinational Logic

Video | 08:44 min

### Combinational Logic and Verilog Combinational Logic and

Doc | 73 Pages

### Combinational Logic

Doc | 6 Pages

### Introduction to Combinational Logic

Doc | 1 Page

- Combinational Logic Circuits - MCQ Test
Test | 20 questions | 60 min

- Combinational Logic Circuits
Test | 10 questions | 30 min

- Sequential Logic Circuits - 1
Test | 10 questions | 30 min

- Sequential Logic Circuits - 2
Test | 15 questions | 45 min

- Logic Gates & Switching Circuits
Test | 10 questions | 30 min