Computer Science Engineering (CSE) Exam  >  Computer Science Engineering (CSE) Tests  >  Embedded Systems (Web)  >  Test: DRAM Refreshing Techniques - Computer Science Engineering (CSE) MCQ

Test: DRAM Refreshing Techniques - Computer Science Engineering (CSE) MCQ


Test Description

15 Questions MCQ Test Embedded Systems (Web) - Test: DRAM Refreshing Techniques

Test: DRAM Refreshing Techniques for Computer Science Engineering (CSE) 2024 is part of Embedded Systems (Web) preparation. The Test: DRAM Refreshing Techniques questions and answers have been prepared according to the Computer Science Engineering (CSE) exam syllabus.The Test: DRAM Refreshing Techniques MCQs are made for Computer Science Engineering (CSE) 2024 Exam. Find important definitions, questions, notes, meanings, examples, exercises, MCQs and online tests for Test: DRAM Refreshing Techniques below.
Solutions of Test: DRAM Refreshing Techniques questions in English are available as part of our Embedded Systems (Web) for Computer Science Engineering (CSE) & Test: DRAM Refreshing Techniques solutions in Hindi for Embedded Systems (Web) course. Download more important topics, notes, lectures and mock test series for Computer Science Engineering (CSE) Exam by signing up for free. Attempt Test: DRAM Refreshing Techniques | 15 questions in 25 minutes | Mock test for Computer Science Engineering (CSE) preparation | Free important questions MCQ to study Embedded Systems (Web) for Computer Science Engineering (CSE) Exam | Download free PDF with solutions
Test: DRAM Refreshing Techniques - Question 1

Which is the very basic technique of refreshing DRAM?

Detailed Solution for Test: DRAM Refreshing Techniques - Question 1

Explanation: The DRAM needs to be periodically refreshed and the very basic technique is a special refresh cycle, during these cycles no other access is permitted. The whole chip is refreshed within a particular time period otherwise, the data will be lost.

Test: DRAM Refreshing Techniques - Question 2

How is refresh rate calculated?

Detailed Solution for Test: DRAM Refreshing Techniques - Question 2

Explanation: The time required for refreshing the whole chip is known as refresh time. The number of access needed to complete refresh is called as the number of cycles. The number of cycles divided by the refresh time gives the refresh rate

1 Crore+ students have signed up on EduRev. Have you? Download the App
Test: DRAM Refreshing Techniques - Question 3

 Which is the commonly used refresh rate?

Detailed Solution for Test: DRAM Refreshing Techniques - Question 3

Explanation: There are two refresh rates used in common. They are standard refresh rate of 15.6 microseconds and 125 microseconds which the extended form.

Test: DRAM Refreshing Techniques - Question 4

How can we calculate the length of the refresh cycle?

Detailed Solution for Test: DRAM Refreshing Techniques - Question 4

Explanation: Each of the refresh cycles is approximately as twice as the length of the normal access, for example, a 70ns DRAM has a refresh cycle time of 130ns.

Test: DRAM Refreshing Techniques - Question 5

What type of error occurs in the refresh cycle of the DRAM?

Detailed Solution for Test: DRAM Refreshing Techniques - Question 5

Explanation: When the refresh cycle in a DRAM is running, it will not access data, so the processor will have to wait for its data. This arises some timing issues.

Test: DRAM Refreshing Techniques - Question 6

What is the worst case delay of the burst refresh in 4M by 1 DRAM?

Detailed Solution for Test: DRAM Refreshing Techniques - Question 6

Explanation: A 4M by 1 DRAM have 1024 refresh cycles. Bursting delay will be 0.2ms that is, the worst case delay is 1024 times larger than that of the single refresh cycle. The distributed delay is about 170ns.

Test: DRAM Refreshing Techniques - Question 7

Which refresh techniques depends on the size of time critical code for calculating refresh cycle?

Detailed Solution for Test: DRAM Refreshing Techniques - Question 7

Explanation: Most of the system uses the distributed method and depending on the size of the time critical code, the number of refresh cycles can be calculated.

Test: DRAM Refreshing Techniques - Question 8

 Which of the following uses a timer for refresh technique?

Detailed Solution for Test: DRAM Refreshing Techniques - Question 8

Explanation: The software refresh performs the action by using a routine to periodically cycle through the memory and refreshes. It uses a timer in the program generating an interrupt. This interrupt performs the refreshing part in the DRAM.

Test: DRAM Refreshing Techniques - Question 9

 What is the main disadvantage in the software refresh of the DRAM?

Detailed Solution for Test: DRAM Refreshing Techniques - Question 9

Explanation: Debugging in software refresh is very difficult to perform because they may stop the refreshing and if the refreshing is stopped, the contents get lost.

Test: DRAM Refreshing Techniques - Question 10

Which refresh technique is useful for low power consumption?

Detailed Solution for Test: DRAM Refreshing Techniques - Question 10

Explanation: CBR that is, CAS before RAS refresh is the one which is commonly used. It has low power consumption quality because it does not have address bus and the buffers can be switched off. It is worked by using an internal address counter which is stored on the memory chip itself and this can be incremented periodically.

Test: DRAM Refreshing Techniques - Question 11

 Which refreshing techniques generates a recycled address?

Detailed Solution for Test: DRAM Refreshing Techniques - Question 11

Explanation: The row address is placed on the address bus and the column address is held off which generates the recycle address. The address generation is done by an external hardware controller.

Test: DRAM Refreshing Techniques - Question 12

Which of the following uses a software refresh in the DRAM/

Detailed Solution for Test: DRAM Refreshing Techniques - Question 12

Explanation: The Apple II personal computer have a particular memory configuration, periodically the DRAM gets blocked and is used for video memory accessing to update the screen which can refresh the DRAM.

Test: DRAM Refreshing Techniques - Question 13

How do CBR works?

Detailed Solution for Test: DRAM Refreshing Techniques - Question 13

Explanation: CBR works by an internal address counter which is periodically incremented. The mechanism is based on CAS before RAS. Each time when RAS is asserted, the refresh cycle performs and the counter is incremented.

Test: DRAM Refreshing Techniques - Question 14

Which of the refresh circuit is similar to CBR?

Detailed Solution for Test: DRAM Refreshing Techniques - Question 14

Explanation: In the hidden refresh, the refresh cycle is added to the end of a normal read cycle. The RAS signal goes high and is then asserted low. In the end of the read cycle, the CAS is still asserted. This is similar to the CBR mechanism, that is, toggling of RAS signal at the end of the read cycle starts a CBR refresh cycle.

Test: DRAM Refreshing Techniques - Question 15

Which technology is standardized in DRAM for determining the maximum time interval between the refresh cycle?

Detailed Solution for Test: DRAM Refreshing Techniques - Question 15

Explanation: The maximum time interval between refresh cycle is standardized by JEDEC, Joint Electron Device Engineering Council which is an independent semiconductor engineering trade organization. This standardized JEDEC in DRAM is specified in the manufacturer’s chip specification.

47 videos|69 docs|65 tests
Information about Test: DRAM Refreshing Techniques Page
In this test you can find the Exam questions for Test: DRAM Refreshing Techniques solved & explained in the simplest way possible. Besides giving Questions and answers for Test: DRAM Refreshing Techniques, EduRev gives you an ample number of Online tests for practice

Top Courses for Computer Science Engineering (CSE)

47 videos|69 docs|65 tests
Download as PDF

Top Courses for Computer Science Engineering (CSE)