Electrical Engineering (EE) Exam  >  Electrical Engineering (EE) Questions  >  In the given logic diagram the propagation de... Start Learning for Free
In the given logic diagram the propagation delays of both the gates are 20 nsec each. The output y is at logic ‘1’ from a long time and at t = 0, the input x change from 0 to 1, so the output goes momentary to logic 0, determine the time required by the output to again maintain its level at logic 1.
  • a)
    0 nsec
  • b)
    20 nsec
  • c)
    40 nsec
  • d)
    60 nsec
Correct answer is option 'B'. Can you explain this answer?
Verified Answer
In the given logic diagram the propagation delays of both the gates ar...
So output again becomes 1 after 40 nsec.
View all questions of this test
Explore Courses for Electrical Engineering (EE) exam

Top Courses for Electrical Engineering (EE)

In the given logic diagram the propagation delays of both the gates are 20 nsec each. The output y is at logic ‘1’ from a long time and at t = 0, the input x change from 0 to 1, so the output goes momentary to logic 0, determine the time required by the output to again maintain its level at logic 1.a)0 nsecb)20 nsecc)40 nsecd)60 nsecCorrect answer is option 'B'. Can you explain this answer?
Question Description
In the given logic diagram the propagation delays of both the gates are 20 nsec each. The output y is at logic ‘1’ from a long time and at t = 0, the input x change from 0 to 1, so the output goes momentary to logic 0, determine the time required by the output to again maintain its level at logic 1.a)0 nsecb)20 nsecc)40 nsecd)60 nsecCorrect answer is option 'B'. Can you explain this answer? for Electrical Engineering (EE) 2024 is part of Electrical Engineering (EE) preparation. The Question and answers have been prepared according to the Electrical Engineering (EE) exam syllabus. Information about In the given logic diagram the propagation delays of both the gates are 20 nsec each. The output y is at logic ‘1’ from a long time and at t = 0, the input x change from 0 to 1, so the output goes momentary to logic 0, determine the time required by the output to again maintain its level at logic 1.a)0 nsecb)20 nsecc)40 nsecd)60 nsecCorrect answer is option 'B'. Can you explain this answer? covers all topics & solutions for Electrical Engineering (EE) 2024 Exam. Find important definitions, questions, meanings, examples, exercises and tests below for In the given logic diagram the propagation delays of both the gates are 20 nsec each. The output y is at logic ‘1’ from a long time and at t = 0, the input x change from 0 to 1, so the output goes momentary to logic 0, determine the time required by the output to again maintain its level at logic 1.a)0 nsecb)20 nsecc)40 nsecd)60 nsecCorrect answer is option 'B'. Can you explain this answer?.
Solutions for In the given logic diagram the propagation delays of both the gates are 20 nsec each. The output y is at logic ‘1’ from a long time and at t = 0, the input x change from 0 to 1, so the output goes momentary to logic 0, determine the time required by the output to again maintain its level at logic 1.a)0 nsecb)20 nsecc)40 nsecd)60 nsecCorrect answer is option 'B'. Can you explain this answer? in English & in Hindi are available as part of our courses for Electrical Engineering (EE). Download more important topics, notes, lectures and mock test series for Electrical Engineering (EE) Exam by signing up for free.
Here you can find the meaning of In the given logic diagram the propagation delays of both the gates are 20 nsec each. The output y is at logic ‘1’ from a long time and at t = 0, the input x change from 0 to 1, so the output goes momentary to logic 0, determine the time required by the output to again maintain its level at logic 1.a)0 nsecb)20 nsecc)40 nsecd)60 nsecCorrect answer is option 'B'. Can you explain this answer? defined & explained in the simplest way possible. Besides giving the explanation of In the given logic diagram the propagation delays of both the gates are 20 nsec each. The output y is at logic ‘1’ from a long time and at t = 0, the input x change from 0 to 1, so the output goes momentary to logic 0, determine the time required by the output to again maintain its level at logic 1.a)0 nsecb)20 nsecc)40 nsecd)60 nsecCorrect answer is option 'B'. Can you explain this answer?, a detailed solution for In the given logic diagram the propagation delays of both the gates are 20 nsec each. The output y is at logic ‘1’ from a long time and at t = 0, the input x change from 0 to 1, so the output goes momentary to logic 0, determine the time required by the output to again maintain its level at logic 1.a)0 nsecb)20 nsecc)40 nsecd)60 nsecCorrect answer is option 'B'. Can you explain this answer? has been provided alongside types of In the given logic diagram the propagation delays of both the gates are 20 nsec each. The output y is at logic ‘1’ from a long time and at t = 0, the input x change from 0 to 1, so the output goes momentary to logic 0, determine the time required by the output to again maintain its level at logic 1.a)0 nsecb)20 nsecc)40 nsecd)60 nsecCorrect answer is option 'B'. Can you explain this answer? theory, EduRev gives you an ample number of questions to practice In the given logic diagram the propagation delays of both the gates are 20 nsec each. The output y is at logic ‘1’ from a long time and at t = 0, the input x change from 0 to 1, so the output goes momentary to logic 0, determine the time required by the output to again maintain its level at logic 1.a)0 nsecb)20 nsecc)40 nsecd)60 nsecCorrect answer is option 'B'. Can you explain this answer? tests, examples and also practice Electrical Engineering (EE) tests.
Explore Courses for Electrical Engineering (EE) exam

Top Courses for Electrical Engineering (EE)

Explore Courses
Signup for Free!
Signup to see your scores go up within 7 days! Learn & Practice with 1000+ FREE Notes, Videos & Tests.
10M+ students study on EduRev